# SYNCHRONOUS PWM CONTROLLER FOR TERMINATION POWER SUPPLY APPLICATIONS PRELIMINARY DATA SHEET 

## FEATURES

- Synchronous Controller in 14-Pin Package
- Operating with single 5 V or 12 V supply voltage
- 200 KHz to 400 KHz operation set by an external resistor
- Soft-Start Function
- Fixed Frequency Voltage Mode
- 500 mA Peak Output Drive Capability
- Uncommitted Error Amplifier available for DDR voltage tracking application
■ 1.25V Reference Voltage
- Protects the output when control FET is shorted


## APPLICATIONS

- DDR memory source sink Vtt application
- Low cost on-board DC to DC such as 5 V to $3.3 \mathrm{~V}, 2.5 \mathrm{~V}$ or 1.8 V
- Graphic Card
- Hard Disk Drive


## DESCRIPTION

The IRU3038 controller IC is designed to provide a low cost synchronous Buck regulator for voltage tracking applications such DDR memory and general purpose on-board DC to DC converter. Modern micro processors combined with DDR memory, need high-speed bandwidth data bus which requires a particular bus termination voltage. This voltage will be tightly regulated to track the half of chipset voltage for best performance. The IRU3038 together with dual N -channel MOSFETs such as IRF7313, provide a low cost solution for such applications. This device features a programmable frequency set from 200 KHz to 400 KHz , under-voltage lockout for both Vcc and Vc supplies, an external programmable soft-start function as well as output under-voltage detection that latches off the device when an output short is detected.

TYPICAL APPLICATION


Figure 1 - Typical application of IRU3038 when Vtt tracks the Vdoo.

## PACKAGE ORDER INFORMATION

| $\mathrm{T}_{\mathrm{A}}\left({ }^{\circ} \mathbf{C}\right)$ | DEVICE | PACKAGE |
| :---: | :---: | :---: |
| 0 To 70 | IRU3038CF | 14-Pin Plastic TSSOP (F) |
| 0 To 70 | IRU3038CS | 14-Pin Plastic SOIC NB (S) |

## ABSOLUTE MAXIMUM RATINGS

Vcc Supply Voltage 25 V
Vc Supply Voltage .................................................... 30V (not rated for inductive load)
Storage Temperature Range ..................................... $-65^{\circ} \mathrm{C}$ To $150^{\circ} \mathrm{C}$
Operating Junction Temperature Range
$0^{\circ} \mathrm{C}$ To $125^{\circ} \mathrm{C}$

## PACKAGE INFORMATION



## ELECTRICAL SPECIFICATIONS

Unless otherwise specified, these specifications apply over $\mathrm{Vcc}=5 \mathrm{~V}, \mathrm{~V} \mathrm{c}=12 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=0$ to $70^{\circ} \mathrm{C}$. Typical values refer to $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$. Low duty cycle pulse testing is used which keeps junction and case temperatures equal to the ambient temperature.

| PARAMETER | SYM | TEST CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage $V_{\text {ref }}$ Voltage | $V_{\text {fb }}$ |  | 1.225 | 1.250 | 1.275 | V |
| Fb Voltage Line Regulation | Lreg | $5<\mathrm{Vcc}<12$ |  | 0.2 | 0.35 | \% |
| UVLO UVLO Threshold - Vcc | UVLO Vcc | Supply Ramping Up | 4 | 4.2 | 4.4 | V |
| UVLO Hysteresis - Vcc |  |  |  | 0.25 |  | V |
| UVLO Threshold - Vc | UVLO Vc | Supply Ramping Up | 3.1 | 3.3 | 3.5 | V |
| UVLO Hysteresis - Vc |  |  |  | 0.2 |  | V |
| UVLO Threshold - Fb | UVLO Fb | Fb Ramping Down | 0.4 | 0.6 | 0.8 | V |
| UVLO Hysteresis - Fb |  |  |  | 0.1 |  | V |
| Supply Current <br> Vcc Dynamic Supply Current | Dyn Icc | Freq=200KHz, C $=1500 \mathrm{pF}$ | 2 | 5 | 8 | mA |
| Vc Dynamic Supply Current | Dyn Ic | Freq=200KHz, C $=1500 \mathrm{pF}$ | 2 | 7 | 10 | mA |
| Vcc Static Supply Current | lcos | SS $=0 \mathrm{~V}$ | 1 | 3.5 | 6 | mA |
| Vc Static Supply Current | loa | SS=0V | 0.5 | 1 | 4.5 | mA |
| Soft-Start Section Charge Current | SSib | SS=0V | -10 | -20 | -30 | $\mu \mathrm{A}$ |

International
IgR Rectifier

| PARAMETER | SYM | TEST CONDITION | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Error Amp <br> Fb Voltage Input Bias Current | IFB1 | $\mathrm{SS}=3 \mathrm{~V}, \mathrm{Fb}=1 \mathrm{~V}$ |  | -0.1 |  | $\mu \mathrm{A}$ |
| Fb Voltage Input Bias Current | IFB2 | $\mathrm{SS}=0 \mathrm{~V}, \mathrm{Fb}=1 \mathrm{~V}$ |  | -64 |  | $\mu \mathrm{A}$ |
| Vp Voltage Range |  |  | 0.8 |  | 1.5 | V |
| Transconductance | gm |  | 450 | 600 | 750 | $\mu \mathrm{mho}$ |
| Oscillator <br> Frequency | Freq | $\mathrm{Rt}=$ Open <br> Rt=Gnd | $\begin{array}{r} 180 \\ 360 \\ \hline \end{array}$ | $\begin{aligned} & 200 \\ & 400 \end{aligned}$ | $\begin{aligned} & 220 \\ & 440 \\ & \hline \end{aligned}$ | KHz |
| Ramp Amplitude | $V_{\text {Ramp }}$ |  | 1.225 | 1.25 | 1.275 | V |
| Output Drivers Rise Time | Tr | Cload $=1500 \mathrm{pF}$ |  | 50 | 100 | ns |
| Fall Time | $\mathrm{Tf}_{\mathrm{f}}$ | CLOAD $=1500 \mathrm{pF}$ |  | 50 | 100 | ns |
| Dead Band Time | TDB |  | 50 | 150 | 250 | ns |
| Max Duty Cycle | Ton | $\mathrm{Fb}=1 \mathrm{~V}$, $\mathrm{Freq}=200 \mathrm{KHz}$ | 85 | 90 | 95 | \% |
| Min Duty Cycle | TofF | $\mathrm{Fb}=1.5 \mathrm{~V}$ | 0 | 0 |  | \% |

## PIN DESCRIPTIONS

| PIN\# | PIN SYMBOL | PIN DESCRIPTION |
| :---: | :---: | :---: |
| 1 | Fb | This pin is connected directly to the output of the switching regulator via resistor divider to provide feedback to the Error amplifier. |
| 2 | $\mathrm{V}_{\mathrm{P}}$ | Non-inverting input of error amplifier. |
| 3 | Vref | Reference Voltage. |
| 4 | Vcc | This pin provides biasing for the internal blocks of the IC as well as power for the low side driver. A minimum of $1 \mu \mathrm{~F}$, high frequency capacitor must be connected from this pin to ground to provide peak drive current capability. |
| $\begin{gathered} 5 \\ \hline 14 \end{gathered}$ | NC | No Connection. |
| 6 | LDrv | Output driver for the synchronous power MOSFET. |
| 7 | Gnd | Analog ground for internal reference and control circuitry. Connect to PGnd with a short trace. |
| 8 | PGnd | This pin serves as the separate ground for MOSFET's drivers and should be connected to system's ground plane. A high frequency capacitor ( 0.1 to $1 \mu \mathrm{~F}$ ) must be connected from Vcc and Vc pins to this pin for noise free operation. |
| 9 | HDrv | Output driver for the high side power MOSFET. Connect a diode, such as BAT54 or 1N4148, from this pin to ground for the application when the inductor current goes negative (Source/ Sink), soft-start at no load and for the fast load transient from full load to no load. |
| 10 | Vc | This pin is connected to a voltage that must be at least 4 V higher than the bus voltage of the switcher (assuming 5V threshold MOSFET) and powers the high side output driver. A minimum of $1 \mu \mathrm{~F}$, high frequency capacitor must be connected from this pin to ground to provide peak drive current capability. |
| 11 | Rt | The switching frequency can be Programmed between 200 KHz and 400 KHz by connecting a resistor between Rt and Gnd. Floating the pin set the switching frequency to 200 KHz and grounding the pin set the switching frequency to 400 KHz . |
| 12 | Comp | Compensation pin of the error amplifier. An external resistor and capacitor network is typically connected from this pin to ground to provide loop compensation. |
| 13 | SS | This pin provides soft-start for the switching regulator. An internal current source charges an external capacitor that is connected from this pin to ground which ramps up the output of the switching regulator, preventing it from overshooting as well as limiting the input current. The converter can be shutdown by pulling this pin below 0.5 V . |

## BLOCK DIAGRAM



## THEORY OF OPERATION

## Introduction

The IRU3038 is a fixed frequency, voltage mode synchronous controller and consists of a precision reference voltage, an uncommitted error amplifier, an internal oscillator, a PWM comparator, 0.5A peak gate driver, soft-start and shutdown circuits (see Block Diagram).

The output voltage of the synchronous converter is set and controlled by the output of the error amplifier; this is the amplified error signal from the sensed output voltage and the voltage on non-inverting input of error amplifier( $\mathrm{V}_{\mathrm{P}}$ ). This voltage is compared to a fixed frequency linear sawtooth ramp and generates fixed frequency pulses of variable duty-cycle, which drives the two N -channel external MOSFETs.

The timing of the IC is provided through an internal oscillator circuit which uses on-chip capacitor. The oscillation frequency is programmable between 200 to 400 KHz by using an external resistor. Figure 12 shows switching frequency vs. external resistor (Rt).

## Soft-Start

The IRU3038 has a programmable soft-start to control the output voltage rise and limit the current surge at the start-up. To ensure correct start-up, the soft-start sequence initiates when the Vc and Vcc rise above their
threshold (3.3V and 4.2V respectively) and generates the Power On Reset (POR) signal. Soft-start function operates by sourcing an internal current to charge an external capacitor to about 3 V . Initially, the soft-start function clamps the E/A's output of the PWM converter. As the charging voltage of the external capacitor ramps up, the PWM signals increase from zero to the point the feedback loop takes control.

## Short-Circuit Protection

The outputs are protected against the short-circuit. The IRU3038 protects the circuit for shorted output by sensing the output voltage (through the external resistor divider). The IRU3038 shuts down the PWM signals, when the output voltage drops below 0.6 V .

The IRU3038 also protects the output from over-voltaging when the control FET is shorted. This is done by turning on the sync FET with the maximum duty cycle.

## Under-Voltage Lockout

The under-voltage lockout circuit assures that the MOSFET driver outputs remain in the off state whenever the supply voltage drops below set parameters. Lockout occurs if Vc and Vcc fall below 3.3 V and 4.2 V respectively. Normal operation resumes once Vc and Vcc rise above the set values.

## APPLICATION INFORMATION

## Design Example:

The following example is a typical application for IRU3038, the schematic is Figure 11 on page 12.

$$
\begin{aligned}
& \mathrm{V} \text { IN }=5 \mathrm{~V} \\
& \text { Vout }=2.5 \mathrm{~V} \\
& \text { lout }=8 \mathrm{~A} \\
& \Delta \mathrm{Vout}=100 \mathrm{mV} \\
& \mathrm{fs}^{2}=200 \mathrm{KHz}
\end{aligned}
$$

## Output Voltage Programming

Output voltage is programmed by reference voltage and external voltage divider. The Fb pin is the inverting input of the error amplifier, which is referenced to the voltage on non-inverting pin of error amplifier. For this application, this pin $\left(V_{P}\right)$ is connected to reference voltage ( $\mathrm{V}_{\text {reF }}$ ). The output voltage is defined by using the following equation:

$$
\begin{align*}
& V_{\text {OUT }}=V_{P} \times\left(1+\frac{R_{6}}{R_{5}}\right)  \tag{1}\\
& V_{P}=V_{\text {REF }}=1.25 \mathrm{~V}
\end{align*}
$$

When an external resistor divider is connected to the output as shown in Figure 3.


Figure 3 - Typical application of the IRU3038 for programming the output voltage.

Equation (1) can be rewritten as:
$R_{6}=R_{5} \times\left(\frac{V_{\text {OUT }}}{V_{P}}-1\right)$
Choose R5 $=1 \mathrm{~K} \Omega$
This will result to $\mathrm{R}_{6}=1 \mathrm{~K} \Omega$
If the high value feedback resistors are used, the input bias current of the Fb pin could cause a slight increase in output voltage. The output voltage set point can be more accurate by using precision resistor.

## Soft-Start Programming

The soft-start timing can be programmed by selecting the soft-start capacitance value. The start-up time of the converter can be calculated by using:
tstart $=75 \times$ Css (ms) $\quad--(2)$
Where Css is the soft-start capacitor ( $\mu \mathrm{F}$ )
For a start-up time of 7.5 ms , the soft-start capacitor will be $0.1 \mu \mathrm{~F}$. Choose a ceramic capacitor at $0.1 \mu \mathrm{~F}$.

## Shutdown

The converter can be shutdown by pulling the soft-start pin below 0.5 V . The control MOSFET turns off and the synchronous MOSFET turns on during shutdown.

## Boost Supply Vc

To drive the high-side switch it is necessary to supply a gate voltage at least 4 V greater than the bus voltage. This is achieved by using a charge pump configuration as shown in Figure 11. The capacitor is charged up to approximately twice the bus voltage. A capacitor in the range of $0.1 \mu \mathrm{~F}$ to $1 \mu \mathrm{~F}$ is generally adequate for most applications. In application, when a separate voltage source is available the boost circuit can be avoided as shown in Figure 1.

## Input Capacitor Selection

The input filter capacitor should be based on how much ripple the supply can tolerate on the DC input line. The ripple current generated during the on time of control MOSFET should be provided by input capacitor. The RMS value of this ripple is expressed by:

$$
\begin{equation*}
\text { Irms }=\text { lout } \sqrt{D \times(1-D)} \tag{3}
\end{equation*}
$$

Where:
D is the Duty Cycle, $\mathrm{D}=\mathrm{Vout} / \mathrm{V}$ in.
lrms is the RMS value of the input capacitor current. lout is the output current for each channel.
For $\mathrm{V}_{\mathrm{N}}=5 \mathrm{~V}$, lout $=8 \mathrm{~A}$ and $\mathrm{D}=0.5$, the lrms $=4 \mathrm{~A}$
For higher efficiency, a low ESR capacitor is recommended. Choose two Poscap from Sanyo 10TPB100ML ( $10 \mathrm{~V}, 100 \mu \mathrm{~F}, 55 \mathrm{~m} \Omega$ ) with a maximum allowable ripple current of 1.9A.

## Output Capacitor Selection

The criteria to select the output capacitor is normally based on the value of the Effective Series Resistance (ESR). In general, the output capacitor must have low enough ESR to meet output ripple and load transient requirements, yet have high enough ESR to satisfy stability requirements. The ESR of the output capacitor is calculated by the following relationship:
$E S R \leq \frac{\Delta V_{o}}{\Delta l_{0}}$
Where:
$\Delta \mathrm{V}_{\mathrm{o}}=$ Output Voltage Ripple
$\Delta l o=$ Output Current
$\Delta V_{o}=100 \mathrm{mV}$ and $\Delta \mathrm{lo}=4 \mathrm{~A}$
This results to: $\mathrm{ESR}=25 \mathrm{~m} \Omega$
The Sanyo TPC series, Poscap capacitor is a good choice. The 6TPC150M $150 \mu \mathrm{~F}, 6.3 \mathrm{~V}$ has an ESR $40 \mathrm{~m} \Omega$. Selecting two of these capacitors in parallel, results to an ESR of $\cong 20 \mathrm{~m} \Omega$ which achieves our low ESR goal.

The capacitor value must be high enough to absorb the inductor's ripple current. The larger the value of capacitor, the lower will be the output ripple voltage.

## Inductor Selection

The inductor is selected based on output power, operating frequency and efficiency requirements. Low inductor value causes large ripple current, resulting in the smaller size, but poor efficiency and high output noise. Generally, the selection of inductor value can be reduced to desired maximum ripple current in the inductor ( $\Delta i)$. The optimum point is usually found between $20 \%$ and $50 \%$ ripple of the output current.

For the buck converter, the inductor value for desired operating ripple current can be determined using the following relation:

$$
\begin{align*}
& V_{\text {IN }}-V_{\text {out }}=L \times \frac{\Delta i}{\Delta t} ; \Delta t=D \times \frac{1}{f_{s}} ; D=\frac{V_{\text {out }}}{V_{\text {IN }}} \\
& L=\left(V_{\text {IN }}-V_{\text {out }}\right) \times \frac{V_{\text {OUT }}}{V_{\text {IN }} \times \Delta i \times f_{S}} \tag{5}
\end{align*}
$$

Where:
$\mathrm{V}_{\mathrm{IN}}=$ Maximum Input Voltage
Vout = Output Voltage
$\Delta \mathrm{i}=$ Inductor Ripple Current
$\mathrm{fs}_{\mathrm{s}}=$ Switching Frequency
$\Delta t=$ Turn On Time
D = Duty Cycle

If $\Delta i=30 \%$ (lo), then the output inductor will be:
$\mathrm{L}=2.6 \mu \mathrm{H}$
The Coilcraft DO5022HC series provides a range of inductors in different values, low profile suitable for large currents, $3.3 \mu \mathrm{H}, 10 \mathrm{~A}$ is a good choice for this application. This will result to a ripple approximately $26.5 \%$ of output current.

## Power MOSFET Selection

The IRU3038 uses two N-Channel MOSFETs. The selections criteria to meet power transfer requirements is based on maximum drain-source voltage ( $\mathrm{V}_{\mathrm{Dss}}$ ), gatesource drive voltage ( $\mathrm{V}_{\mathrm{GS}}$ ), maximum output current, Onresistance Ros(on) and thermal management.

The MOSFET must have a maximum operating voltage (Voss) exceeding the maximum input voltage (Vin).

The gate drive requirement is almost the same for both MOSFETs. Logic-level transistor can be used and caution should be taken with devices at very low $\mathrm{V}_{\mathrm{gs}}$ to prevent undesired turn-on of the complementary MOSFET, which results a shoot-through current.

The total power dissipation for MOSFETs includes conduction and switching losses. For the Buck converter, the average inductor current is equal to the DC load current. The conduction loss is defined as:

Pcond (Upper Switch) $=$ Lioad $_{2} \times$ Rds(on) $\times \mathrm{D} \times \vartheta$
PCond (Lower Switch) $=\mathrm{I}_{\text {Load }}^{2} \times \operatorname{RDS(ON)} \times(1-\mathrm{D}) \times \vartheta$
$\vartheta=$ Ros(on) Temperature Dependency
The Ros(on) temperature dependency should be considered for the worst case operation. This is typically given in the MOSFET data sheet. Ensure that the conduction losses and switching losses do not exceed the package ratings or violate the overall thermal budget.

Choose IRF7460 for both control MOSFET and synchronous MOSFET. This device provides low on-resistance in a compact SOIC 8-Pin package.

The MOSFET has the following data:

```
IRF7460
VDss=20V
lo = 10A @ 75 C
Ros(ON)=10m\Omega@ VGs=10V
\vartheta = 1.8 for 150}\mp@subsup{}{}{\circ}\textrm{C}\mathrm{ (Junction Temperature)
```

The total conduction losses will be:

```
Pcon(total) = 1.152W
```

The switching loss is more difficult to calculate, even though the switching transition is well understood. The reason is the effect of the parasitic components and switching times during the switching procedures such as turn-on / turnoff delays and rise and fall times. With a linear approximation, the total switching loss can be expressed as:
$\mathrm{P}_{\mathrm{sw}}=\frac{\mathrm{V}_{\text {DS(OFF) }}}{2} \times \frac{\mathrm{tr}+\mathrm{tf}}{\mathrm{T}} \times$ ILOAD
Where:
Vos(off) $=$ Drain to Source Voltage at off time
tr = Rise Time
$\mathrm{tf}=$ Fall Time
T = Switching Period
ILoad = Load Current
The switching time waveform is shown in Figure 4.


Figure 4 - Switching time waveforms.
From IRF7460 data sheet we obtain:

$$
\begin{aligned}
& \mathrm{tr}=6.9 \mathrm{~ns} \\
& \mathrm{tf}=4.3 \mathrm{~ns}
\end{aligned}
$$

These values are taken under a certain condition test. For more detail please refer to the IRF7460 data sheet.

By using equation (6), we can calculate the total switching losses.

$$
P_{\text {sw(TOTAL }}=44.8 \mathrm{~mW}
$$

## Feedback Compensation

The IRU3038 is a voltage mode controller; the control loop is a single voltage feedback path including error amplifier and error comparator. To achieve fast transient response and accurate output regulation, a compensation circuit is necessary. The goal of the compensation network is to provide a closed loop transfer function with the highest 0 dB crossing frequency and adequate phase margin (greater than $45^{\circ}$ ).

The output LC filter introduces a double pole, $-40 \mathrm{~dB} /$ decade gain slope above its corner resonant frequency, and a total phase lag of $180^{\circ}$ (see Figure 5). The Resonant frequency of the LC filter is expressed as follows:

$$
\begin{equation*}
F_{\llcorner C}=\frac{1}{2 \pi \times \sqrt{\mathrm{Lo} \times \mathrm{Co}}} \tag{7}
\end{equation*}
$$

Figure 5 shows gain and phase of the LC filter. Since we already have $180^{\circ}$ phase shift just from the output filter, the system risks being unstable.



Figure 5 - Gain and phase of LC filter.
The IRU3038's error amplifier is a differential-input transconductance amplifier. The output is available for DC gain control or AC phase compensation.

The E/A can be compensated with or without the use of local feedback. When operated without local feedback, the transconductance properties of the E/A become evident and can be used to cancel one of the output filter poles. This will be accomplished with a series RC circuit from Comp pin to ground as shown in Figure 6.

Note that this method requires that the output capacitor should have enough ESR to satisfy stability requirements. In general, the output capacitor's ESR generates a zero typically at 5 KHz to 50 KHz which is essential for an acceptable phase margin.

The ESR zero of the output capacitor expressed as follows:

$$
\begin{equation*}
\mathrm{F}_{\mathrm{ESR}}=\frac{1}{2 \pi \times \mathrm{ESR} \times \mathrm{Co}} \tag{8}
\end{equation*}
$$



Figure 6 - Compensation network without local feedback and its asymptotic gain plot.

The transfer function (Ve / Vout) is given by:

$$
\begin{equation*}
H(s)=\left(g_{m} \times \frac{R_{5}}{R_{6}+R_{5}}\right) \times \frac{1+s R_{4} C_{9}}{s C_{9}} \tag{9}
\end{equation*}
$$

The (s) indicates that the transfer function varies as a function of frequency. This configuration introduces a gain and zero, expressed by:

$$
\begin{align*}
& |H(s)|=g_{m} \times \frac{R_{5}}{R_{6} \times R_{5}} \times R_{4}  \tag{10}\\
& F_{z}=\frac{1}{2 \pi \times R_{4} \times C_{9}} \quad--(1
\end{align*}
$$

The gain is determined by the voltage divider and E/A's transconductance gain.

First select the desired zero-crossover frequency (Fo): Fo $>$ FESR and $\mathrm{Fo} \leq(1 / 5 \sim 1 / 10) \times$ fs

Use the following equation to calculate R4:

$$
\begin{equation*}
R_{4}=\frac{V_{\text {OSC }}}{V_{I N}} \times \frac{F_{O} \times F_{\text {ESR }}}{F_{L C^{2}}} \times \frac{R_{5}+R_{6}}{R_{5}} \times \frac{1}{g_{m}} \tag{12}
\end{equation*}
$$

Where:
$\mathrm{V}_{\mathbb{N}}=$ Maximum Input Voltage
Vosc = Oscillator Ramp Voltage
Fo = Crossover Frequency
FESR $=$ Zero Frequency of the Output Capacitor
FLc = Resonant Frequency of the Output Filter
$R_{5}$ and $R_{6}=$ Resistor Dividers for Output Voltage Programming
gm = Error Amplifier Transconductance
For:
Vin $=5 \mathrm{~V}$
Vosc $=1.25 \mathrm{~V}$
$\mathrm{Fo}=30 \mathrm{KHz}$
$\mathrm{F}_{\text {ESR }}=26.5 \mathrm{KHz}$
$\mathrm{F} \mathrm{LC}=5 \mathrm{KHz}$
$\mathrm{R}_{5}=1 \mathrm{~K}$
$\mathrm{R}_{6}=1 \mathrm{~K}$
$\mathrm{gm}=600 \mu \mathrm{mho}$
This results to $R_{4}=26.52 \mathrm{~K} \Omega$. Choose $\mathrm{R}_{4}=26.1 \mathrm{~K} \Omega$
To cancel one of the LC filter poles, place the zero before the LC filter resonant frequency pole:
$\mathrm{Fz} \cong 75 \% \mathrm{~F}$ Lc
$F z \cong 0.75 \times \frac{1}{2 \pi \sqrt{\text { Lo } \times \text { Co }}}$
For:
Lo $=10 \mu \mathrm{H}$
$\mathrm{Co}=300 \mu \mathrm{~F}$
$\mathrm{Fz}=3.8 \mathrm{KHz}$
$\mathrm{R}_{4}=26.1 \mathrm{~K} \Omega$
Using equations (11) and (13) to calculate $\mathrm{C}_{9}$, we get:

$$
\mathrm{C}_{9} \cong 1800 \mathrm{pF}
$$

One more capacitor is sometimes added in parallel with $\mathrm{C}_{9}$ and $\mathrm{R}_{4}$. This introduces one more pole which is mainly used to suppress the switching noise. The additional pole is given by:

$$
\mathrm{FP}_{\mathrm{P}}=\frac{1}{2 \pi \times \mathrm{R}_{4} \times \frac{\mathrm{C}_{9} \times \mathrm{CPOLE}}{\mathrm{C}_{9}+\mathrm{CPOLE}}}
$$

The pole sets to one half of switching frequency which results in the capacitor Cpole:

$$
\begin{aligned}
& \text { CPOLE } \frac{1}{\pi \times R_{4} \times \mathrm{fs}_{s}-\frac{1}{\mathrm{C}_{9}}} \cong \frac{1}{\pi \times \mathrm{R}_{4} \times \mathrm{fs}_{s}} \\
& \text { for } \mathrm{FP}_{\mathrm{P}} \ll \frac{\mathrm{fs}}{2}
\end{aligned}
$$

For a general solution for unconditionally stability for ceramic capacitor with very low ESR and any type of output capacitors, in a wide range of ESR values we should implement local feedback with a compensation network. The typically used compensation network for voltage-mode controller is shown in Figure 7.



Figure 7 - Compensation network with local feedback and its asymptotic gain plot.

In such configuration, the transfer function is given by:

$$
\frac{V_{e}}{V_{\text {out }}}=\frac{1-g_{m} Z_{f}}{1+g_{m} Z_{i n}}
$$

The error amplifier gain is independent of the transconductance under the following condition:

$$
\begin{equation*}
g_{m} Z_{f} \gg 1 \quad \text { and } \quad g_{m} Z_{N} \gg 1 \tag{14}
\end{equation*}
$$

By replacing $\mathrm{Z}_{\mathrm{i}}$ and $\mathrm{Z}_{\mathrm{f}}$ according to Figure 7, the transformer function can be expressed as:
$H(s)=\frac{1}{s R_{6}\left(\mathrm{C}_{12}+\mathrm{C}_{11}\right)} \times \frac{\left(1+\mathrm{sR}_{7} \mathrm{C}_{11}\right) \times\left[1+\mathrm{sC}_{10}\left(\mathrm{R}_{6}+\mathrm{R}_{8}\right)\right]}{\left[1+\mathrm{sR}_{7}\left(\frac{\mathrm{C}_{12} \mathrm{C}_{11}}{\mathrm{C}_{12}+\mathrm{C}_{11}}\right)\right] \times\left(1+\mathrm{sR}_{8} \mathrm{C}_{10}\right)}$
As known, transconductance amplifier has high impedance (current source) output, therefore, consider should be taken when loading the E/A output. It may exceed its source/sink output current capability, so that the amplifier will not be able to swing its output voltage over the necessary range.

The compensation network has three poles and two zeros and they are expressed as follows:
$\mathrm{F}_{\mathrm{P} 1}=0$
$\mathrm{F}_{\mathrm{P} 2}=\frac{1}{2 \pi \times \mathrm{R}_{8} \times \mathrm{C}_{10}}$

$$
F_{P 3}=\frac{1}{2 \pi \times R_{7} \times\left(\frac{C_{12} \times C_{11}}{C_{12}+C_{11}}\right)} \cong \frac{1}{2 \pi \times R_{7} \times C_{12}}
$$

$\mathrm{F}_{21}=\frac{1}{2 \pi \times \mathrm{R}_{7} \times \mathrm{C}_{11}}$
$F_{z 2}=\frac{1}{2 \pi \times C_{10} \times\left(R_{6}+R_{8}\right)} \cong \frac{1}{2 \pi \times C_{10} \times R_{6}}$
Cross Over Frequency:
$\mathrm{Fo}_{\mathrm{o}}=\mathrm{R}_{7} \times \mathrm{C}_{10} \times \frac{\mathrm{V}_{\text {IN }}}{\mathrm{V}_{\text {osc }}} \times \frac{1}{2 \pi \times \mathrm{Lo}_{0} \times \mathrm{Co}}$
Where:
Vin = Maximum Input Voltage
Vosc = Oscillator Ramp Voltage
Lo = Output Inductor
Co = Total Output Capacitors
The stability requirement will be satisfied by placing the poles and zeros of the compensation network according to following design rules. The consideration has been taken to satisfy condition (14) regarding transconductance error amplifier.

1) Select the crossover frequency:

Fo $<$ FESR and Fo $\leq(1 / 10 \sim 1 / 6) \times$ fs
2) Select $R_{7}$, so that $R_{7} \gg \frac{2}{g m}$
3) Place first zero before LC's resonant frequency pole.
$\mathrm{F}_{\mathrm{z1}} \cong 75 \%$ FLc
$\mathrm{C}_{11}=\frac{1}{2 \pi \times \mathrm{F}_{\mathrm{Z} 1} \times \mathrm{R}_{7}}$
4) Place third pole at the half of the switching frequency.
$F_{P 3}=\frac{f_{S}}{2}$
$\mathrm{C}_{12}=\frac{1}{2 \pi \times \mathrm{R}_{7} \times \mathrm{F}_{\mathrm{P} 3}}$
$\mathrm{C}_{12}>50 \mathrm{pF}$
If not, change R7 selection.
5) Place $R_{7}$ in equation (15) and calculate $\mathrm{C}_{10}$ :
$\mathrm{C}_{10} \leq \frac{2 \pi \times \mathrm{Lo} \times \mathrm{Fo}_{\mathrm{o}} \times \mathrm{Co}}{\mathrm{R}_{7}} \times \frac{\mathrm{V}_{\mathrm{osc}}}{\mathrm{V}_{\mathrm{IN}}}$
6) Place second pole at the ESR zero.
$\mathrm{F}_{\mathrm{P} 2}=\mathrm{F}_{\mathrm{ESR}}$
$R_{8}=\frac{1}{2 \pi \times C_{10} \times F_{P 2}}$
Check if $\mathrm{R}_{8}>\frac{1}{\mathrm{gm}}$
If $R_{8}$ is too small, increase $R_{7}$ and start from step 2.
7) Place second zero around the resonant frequency.
$F_{z 2}=F L C$
$R_{6}=\frac{1}{2 \pi \times \mathrm{C}_{10} \times \mathrm{F}_{z 2}}-\mathrm{R}_{8}$
8) Use equation (1) to calculate $R_{5}$ :
$R_{5}=\frac{V_{\text {REF }}}{V_{\text {OUT }}-V_{\text {REF }}} \times R_{6}$
These design rules will give a crossover frequency approximately one-tenth of the switching frequency. The higher the band width, the potentially faster the load transient speed. The gain margin will be large enough to provide high DC-regulation accuracy (typically -5dB to 12 dB ). The phase margin should be greater than $45^{\circ}$ for overall stability.

## IC Quiescent Power Dissipation

Power dissipation for IC controller is a function of applied voltage, gate driver loads and switching frequency. The IC's maximum power dissipation occurs when the IC operating with single 12 V supply voltage (Vcc=12V and $\mathrm{Vc} \cong 24 \mathrm{~V}$ ) at 400 KHz switching frequency and maximum gate loads.

This IC's power dissipation results to an excessive temperature rise and should be considered when using IRU3038 for such an application.

## Layout Consideration

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.

Start to place the power components. Make all the connections in the top layer with wide, copper filled areas. The inductor, output capacitor and the MOSFET should be close to each other as possible. This helps to reduce the EMI radiated by the power traces due to the high switching currents through them. Place input capacitor directly to the drain of the high-side MOSFET. To reduce the ESR, replace the single input capacitor with two parallel units. The feedback part of the system should be kept away from the inductor and other noise sources and be placed close to the IC. In multilayer PCB, use one layer as power ground plane and have a separate control circuit ground (analog ground), to which all signals are referenced. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function. These two grounds must be connected together on the PC board layout at a single point.

TYPICAL PERFORMANCE CHARACTERISTICS


Figure 8 - Output voltage of IRU3038.


Figure 9 - Transconductance of IRU3038.


Figure 10 - Rise and fall time of IRU3038.

## TYPICAL APPLICATION

## Single Supply 5V Input



Figure 11 - Typical application of IRU3038 in an on-board DC-DC converter using a single 5 V supply.


Figure 12 - Switching frequency vs. Rt.

## TYPICAL APPLICATION



Figure 13 - Typical application of IRU3038 for DDR memory when the termination voltage tracks the core voltage generated by IRU3037.


Figure 14 - Demo-board application of IRU3038.

## Application Parts List

| Ref Desig | Description | Value | Qty | Part\# | Manuf | Web site (www.) |
| :--- | :--- | :--- | :---: | :--- | :--- | :--- |
| Q1, Q2 | MOSFET | $20 \mathrm{~V}, 10 \mathrm{~m} \Omega, 12 \mathrm{~A}$ | 2 | IRF7460 | IR | irf.com |
| U1 | Controller | Synchronous PWM | 1 | IRU3038 | IR |  |
| D1 | Diode | Fast Switching, <br> Schottky | 1 | BAT54S | IR |  |
| L1 | Inductor | $1 \mu \mathrm{H}, 10 \mathrm{~A}$ | 1 | D03316P-102HC | Coilcraft | coilcraft.com |
| L2 | Inductor | $3.3 \mu \mathrm{H}, 12 \mathrm{~A}$ | 1 | D05022P-332HC | Coilcraft |  |
| C1 | Cap, Tantalum | $33 \mu \mathrm{~F}, 16 \mathrm{~V}$ | 1 | ECS-T1CD336R | Panasonic | maco.panasonic.co.jp |
| C2,C18 | Cap, Poscap | $47 \mu \mathrm{~F}, 16 \mathrm{~V}, 70 \mathrm{~m} \Omega$ | 2 | 16 TPB47M | Sanyo | sanyo.com/industrial |
| C10,C11 | Cap, Poscap | $150 \mu \mathrm{~F}, 6.3 \mathrm{~V}, 40 \mathrm{~m} \Omega$ | 2 | 6 6TPC150M | Sanyo |  |
| C5,C8 | Cap, Ceramic | $0.1 \mu \mathrm{~F}, \mathrm{Y} 5 \mathrm{~V}, 25 \mathrm{~V}$ | 2 | ECJ-2VF1E104Z | Panasonic | maco.panasonic.co.jp |
| C4 | Cap, Ceramic | $1 \mu \mathrm{~F}, \mathrm{X7R,25V}$ | 1 | ECJ-3YB1E105K | Panasonic |  |
| C15 | Cap, Ceramic | $1800 \mathrm{pF}, \mathrm{X7R}, 50 \mathrm{~V}$ | 1 | ECJ-2VB1H182K | Panasonic |  |
| C9 | Cap, Ceramic | $470 \mathrm{pF}, \mathrm{X7R}$ | 1 | ECJ-2VB2D471K | Panasonic |  |
| C3,C6,C12 | Cap, Ceramic | $1 \mu \mathrm{~F}, \mathrm{Y5V}, 16 \mathrm{~V}$ | 3 | ECJ-2VF1C105Z | Panasonic |  |
| R9 | Resistor | $26.1 \mathrm{~K}, 5 \%$ | 1 |  |  |  |
| R6 | Resistor | $4.7 \Omega, 5 \%$ | 1 |  |  |  |
| R8,R11 | Resistor | $1 \mathrm{~K}, 1 \%$ | 2 |  |  |  |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 15 - Efficiency for IRU3038 Evaluation Board. $\mathrm{V}_{\text {In }}=5 \mathrm{~V}$, $\mathrm{V}_{\text {out }}=2.5 \mathrm{~V}$



Figure 19 - Transient response @ lout=0 to 2A.
 Figure $18-3.3 V$ output voltage ripple @ lout=5A.
Tek Stops Single Seq $10.0 \mathrm{kS} / \mathrm{s}$


Figure 16 - Start-up time @ lout=5A.


Figure 20 - Transient response @ but=0 to 4A.
(F) TSSOP Package 14-Pin


| SYMBOL <br> DESIG | 14-PIN |  |  |
| :---: | :---: | :---: | :---: |
|  | MIN | NOM | MAX |
| B | 4.65 BSC |  |  |
| C | 6.40 BSC |  |  |
| D | 0.19 | --- | 0.50 |
| E | 1.00 |  |  |
| F | 1.00 |  |  |
| G | 4.90 | 5.00 | 5.10 |
| H | --- | --- | 1.10 |
| J | 0.85 | 0.90 | 0.95 |
| K | 0.05 | --- | 0.15 |
| L | $12^{\circ}$ REF |  |  |
| M | $12^{\circ}$ REF |  |  |
| N | $0^{\circ}$ | --- | $8^{\circ}$ |
| O | 1.00 REF |  |  |
| P | 0.50 | 0.60 | 0.75 |
| Q | 0.20 |  |  |
| R | 0.09 | --- | --- |
| R1 | 0.09 | --- | --- |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.

## (S) SOIC Package

## 14-Pin Surface Mount, Narrow Body



| 14-PIN |  |  |
| :---: | :---: | :---: |
| SYMBOL | MIN | MAX |
| A | 8.56 | 8.74 |
| B | 1.27 BSC |  |
| C | 0.51 REF |  |
| D | 0.36 | 0.46 |
| E | 3.81 | 3.99 |
| F | 1.52 | 1.72 |
| G | 0.10 | 0.25 |
| H | $7^{\circ}$ BSC |  |
| I | 0.19 | 0.25 |
| J | 5.80 | 6.20 |
| K | $0^{\circ}$ | $8^{\circ}$ |
| L | 0.41 | 1.27 |
| T | 1.37 | 1.57 |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.

## PACKAGE SHIPMENT METHOD

| PKG <br> DESIG | PACKAGE <br> DESCRIPTION | PIN <br> COUNT | PARTS <br> PER TUBE | PARTS <br> PER REEL | T \& R <br> Orientation |
| :---: | :--- | :---: | :---: | :---: | :---: |
| F | TSSOP Plastic | 14 | 100 | 2500 | Fig A |
| S | SOIC, Narrow Body | 14 | 55 | 2500 | Fig B |



Figure A


Figure B

TAC Fax: (310) 252-7903
Visit us at www.irf.com for sales contact information

